# Computer Assignment 1

# **RISC-V Processor**

Single Cycle Approach

November 23rd, 2024



Bardia Amirian | 810101605 Amirreza Nadi Chaghadari | 810101538 **Digital Systems 2** 

Dr. Safari

## **Table of Contents**

| Problem Description         | 1  |
|-----------------------------|----|
| Instruction Formats         | 2  |
| R-Type Instructions         | 2  |
| Instruction format          | 2  |
| Instruction Execution Table | 2  |
| I-Type Instructions         | 3  |
| Instruction format          | 3  |
| Instruction Execution Table | 3  |
| S-Type Instructions         | 4  |
| Instruction format          | 4  |
| Instruction Execution Table | 4  |
| J-Type Instructions         | 5  |
| Instruction format          | 5  |
| Instruction Execution Table | 5  |
| B-Type Instructions         | 6  |
| Instruction format          | 6  |
| Instruction Execution Table | 6  |
| U-Type Instructions         | 7  |
| Instruction format          | 7  |
| Instruction Execution Table | 7  |
| Datapath Design             | 8  |
| Abstract Block Diagram      | 8  |
| Designing Components        | 10 |
| MUX                         | 10 |
| Adder                       | 11 |
| ALU                         | 12 |
| Immediate Extension         | 15 |

## **Table of Contents**

| PC (Program counter)           | 16 |
|--------------------------------|----|
| Instruction Memory             | 17 |
| Data Memory                    | 18 |
| Register File                  | 19 |
| Assembling Datapath            | 20 |
| Controller                     | 21 |
| Гор Module                     | 22 |
| Testing Phase                  | 23 |
| Writing Assembly Code          | 23 |
| Generating RISC-V Machine Code | 25 |
| Testbench and Results          | 27 |

## **Table of Figures**

| Figure 1. Datapath Block Diagram                                             | 8        |
|------------------------------------------------------------------------------|----------|
| Figure 2. MUX Verilog Description                                            | 10       |
| Figure 3. MUX Testbench Results                                              | 10       |
| Figure 4. Adder Verilog Description                                          | 11       |
| Figure 5. Adder Testbench Results                                            | 11       |
| Figure 6. ALU Verilog Description                                            | 12       |
| Figure 7. ALU Testbench                                                      |          |
| Figure 8. ALU Testbench Results                                              | 14       |
| Figure 9. Immediate Extension Verilog                                        | 15       |
| Figure 10. Program Counter Verilog Description                               | 16       |
| Figure 11. Instruction Memory Verilog Description                            |          |
| Figure 12. Data Memory Verilog                                               |          |
| Figure 13. Register File                                                     | 19       |
| Figure 14. Datapath Module Verilog Description                               | 20       |
| Figure 15. Controller: Result Source Handling Always Block                   | 21       |
| Figure 16. Top Module Verilog Description                                    |          |
| Figure 17. Minimum Finder Code in C language                                 |          |
| Figure 18. Assembly-Friendly Minimum Finder Code                             |          |
| Figure 19. Assembly Code for Minimum Finder                                  |          |
| Figure 20. Assembly and Machine Code                                         |          |
| The assembly codes are translated to RISC-V machine language in              | `        |
| related hex instruction of each line of the assembly code is shown in Figure | <i>'</i> |
| Figure 22. Top Module Testbench                                              |          |
| Figure 23. Testbench Results                                                 | 27       |

## **Table of Tables**

| Table 1. T-Type Instruction Format           | 2  |
|----------------------------------------------|----|
| Table 2. R-Type Instruction Execution Table  | 2  |
| Table 3. I-Type Instruction Format           | 3  |
| Table 4. I-Type Instruction Execution Table  | 3  |
| Table 5. S-Type Instruction Format           | 4  |
| Table 6. S-Type Instruction Execution Table  | 4  |
| Table 7. J-Type Instruction Format           | 5  |
| Table 8. J-Type Instruction Execution Table  | 5  |
| Table 9. B-Type Instruction Format           | 6  |
| Table 10. B-Type Instruction Execution Table | 6  |
| Table 11. U-Type Instruction format          | 7  |
| Table 12. U-Type Instruction Execution Table | 7  |
| Table 13. ALU Op-Code Table                  | 12 |
| Table 14. Immediate Formatting               | 15 |

## **Problem Description**

We are to design a simplified version of the RISC-V processor, using single-cycle approach. It means that each instruction takes exactly one clock cycle to execute. Here are the list of instructions we are expected to implement:

**R-Type<sup>1</sup>:** add, sub, and, or, slt

I-Type<sup>2</sup>: lw, addi, xori, ori, slti, jalr

S-Type<sup>3</sup>: sw

J-Type<sup>4</sup>: jal

**B-Type<sup>5</sup>:** beq, bne

U-Type<sup>6</sup>: lui

Each of these instructions have their own format, thus requiring the datapath to include appropriate paths for the data to flow accordingly.

Once we designed the processor, we are to test it by running a code on it which searches for the minimum of an array with 10 elements.

<sup>&</sup>lt;sup>1</sup> Register Type

<sup>&</sup>lt;sup>2</sup> Immediate Type

<sup>&</sup>lt;sup>3</sup> Store Type

<sup>&</sup>lt;sup>4</sup> Jump Type

<sup>&</sup>lt;sup>5</sup> Branch Type

<sup>&</sup>lt;sup>6</sup> Upper Type

#### **Instruction Formats**

## **R-Type Instructions**

#### **Instruction format**

Luckily, all R-Type instructions we are to implement are well-defined and are almost the same. The only thing that differs between them is what the ALU<sup>7</sup> does with its inputs. the overall form of these instructions looks like this:

Table 1. T-Type Instruction Format

| 31 | 25    | 24       | 20 | 19      | 15 | 14 | 12    | 11      | 7 | 6 |     | 0 |
|----|-------|----------|----|---------|----|----|-------|---------|---|---|-----|---|
|    | $f_7$ | $r_{s2}$ | 2  | $r_{s}$ | [  | 1  | $f_3$ | $r_{d}$ |   | ( | OPC |   |

Table 2. R-Type Instruction Execution Table

| add | $r_d = r_{s1} + r_{s2}$                      |
|-----|----------------------------------------------|
| sub | $r_d = r_{s1} - r_{s2}$                      |
| and | $r_d = r_{s1} \& r_{s2}$ (bitwise)           |
| or  | $r_d = r_{s1} \mid r_{s2} \text{ (bitwise)}$ |
| slt | $r_d = r_{s1} < r_{s2} ? 1 : 0$              |

<sup>&</sup>lt;sup>7</sup> Arithmetic-Logic Unit (ALU): The part that handles arithmetic and logical calculations.

## **I-Type Instructions**

#### **Instruction format**

Immediate type instructions of this computer assignments have 3 types:

- 1. The arithmetic type which includes addi, ori, xori, and slti
- 2. Loading type which includes lw
- 3. Jumping type which includes jalr

Table 3. I-Type Instruction Format



Table 4. I-Type Instruction Execution Table

| addi | $r_d = r_{s1} + Imm$ (Sign-Extended)            |
|------|-------------------------------------------------|
| ori  | $r_d = r_{s1} \mid Imm \text{ (Sign-Extended)}$ |
| xori | $r_d = r_{s1} \oplus Imm$ (Sign-Extended)       |
| slti | $r_d = r_{s1} < Imm ? 1 : 0 $ (Sign-Extended)   |
| 1w   | $r_d = Mem^9[r_{s1} + Imm]$ (Signed-Extended)   |
| .1.  | $r_d = pc + 4$                                  |
| jalr | $pc = r_s + Imm$ (Signed-Extended)              |

<sup>&</sup>lt;sup>8</sup> Immediate

<sup>&</sup>lt;sup>9</sup> Memory

## **S-Type Instructions**

## **Instruction format**

This assignment includes only one S-Type instruction, sw.

Table 5. S-Type Instruction Format

| 31   | 25    | 24 | 20       | 19 | 15       | 14 | 12    | 11  | 7       | 6 |     | 0 |
|------|-------|----|----------|----|----------|----|-------|-----|---------|---|-----|---|
| Imm[ | 11:5] |    | $r_{s2}$ |    | $r_{s1}$ |    | $f_3$ | 111 | nm[4:0] |   | OPC |   |

Table 6. S-Type Instruction Execution Table

| $Mem[r_{s1} + Imm] = r_{s2}$ (Sign-Extended) |  |
|----------------------------------------------|--|
|----------------------------------------------|--|

### **J-Type Instructions**

#### **Instruction format**

This assignment includes only one J-Type instruction: jal

Table 7. J-Type Instruction Format

| 31                       | 25 | 24 | 20 | 19 | 15 14 | 12      | 11 | 7  | 6  | 0 |
|--------------------------|----|----|----|----|-------|---------|----|----|----|---|
| Imm[20, 10:1, 11, 19:12] |    |    |    |    |       | $r_{d}$ |    | OI | PC |   |

The first thing to be noticed here, is how the immediate part contains bits 20:1, and not 19:0. This is because the value must be an integer coefficient of 4, meaning that its least significant 2 bits must be 0. Due to the weird choice made by the developers of RISC-V processor, the first one is ignored, but the second one must be included to avoid address exception! Therefore, the immediate could be interpreted like this:

$$Imm = \{Offset[20:2], 1'b0\}$$

There is also the weird format of giving the immediate, but it was another one of RISC-V processor's developers' choices we need to follow.

There is one more thing to be discussed here. If we do not specify  $r_{d}$ , the default value will be ra. But, this is not the concern of this assignment, since we are not implementing an assembler.

Table 8. J-Type Instruction Execution Table

jal 
$$pc = pc + 4$$
 
$$pc = pc + Imm \text{ (Signed-Extended)}$$

## **B-Type Instructions**

#### **Instruction format**

There are 2 branch instructions we are expected to implement: bne and beq. They both have this structure

Table 9. B-Type Instruction Format



What is to be noticed here (again!), is the weird format of the immediate. It is not saved consecutively, and does not end with 0. It has a formula like this:

$$Imm = \{Offset[12:2], 1'b0\}$$

Table 10. B-Type Instruction Execution Table

| beq | $pc = r_{s1} == r_{s2} ? pc + Imm : pc + 4$     |
|-----|-------------------------------------------------|
| bne | $pc = r_{s1} \sim = r_{s2} ? pc + Imm : pc + 4$ |

## **U-Type Instructions**

#### **Instruction format**

This assignment includes only one U-Type instruction: lui

Table 11. U-Type Instruction format

| 31 | 25 24 | 20 19     | 15 14 | 12 | 11 7        | 6 0 |
|----|-------|-----------|-------|----|-------------|-----|
|    |       | Imm[19:0] |       |    | $r_{\rm d}$ | OPC |

## **Instruction Execution Table**

Table 12. U-Type Instruction Execution Table

| lui | $r_d = \{Imm, 12'H000\}$ (Signed-Extended) |
|-----|--------------------------------------------|
|-----|--------------------------------------------|

With these tables at hand, we can design the datapath.

## **Datapath Design**

#### **Abstract Block Diagram**

The block diagram of the datapath looks like this:



Figure 1. Datapath Block Diagram

Where red signals come from the controller, edged connections (ones that are marked by a dot) mean the entire wire array is given to both branches, and rounded branches (at the input of the Register File) mean that the wire array is split into parts.

Here, the combination of "PC" and "Instruction Memory" handles the flow of the code being executed on the process. Instruction Memory's output is connected to the "Register File" to address the source and destination registers. It is also given to the Immediate Extension block in order to extract immediate values out of it. The ALU has 2 inputs. One comes from the Register File itself, and the other is the output if a MUX choosing between another register or the immediate value. This allows the execution of R-Type and I-Type instructions. By connecting Register File's second output to the input of "Data Memory", the datapath becomes capable of executing "sw" instruction. Also, the output of the memory id connected to the input of the Register File, making "lw" instruction's execution possible. Considering the fact that

the ALU has a "ZERO" flag, B-Type instructions are easily handled by subtracting the operands and using the ZERO flag to set PC's next value. Also, J-Type instructions are easily done because of the two extra adders. As for the "lui" instruction, we can direct Immediate Extension's output to the Register File's input. Therefore, all of the given instructions can be executed using this datapath.

Next step is to design and implement each component used in the datapath, instantiate them, and assemble the datapath by wiring the instances together.

#### **Designing Components**

#### $MUX^{10}$

Multiplexer is one of the easiest purely-combinational components we are to implement. The Verilog description of it looks like this:

Figure 2. MUX Verilog Description

```
timescale 1ns/1ps
        module MUX_TB();
           parameter WL = 32, SIZE = 4;
           parameter SELECT_SIZE = $clog2(SIZE);
            reg [SIZE-1:0][WL-1:0] dataIN;
            reg [SELECT_SIZE-1:0] select;
           wire [WL-1:0] dataOUT;
11
12
           MUX #(SIZE, WL) UUT (dataIN, select, dataOUT);
14
15
            always #30 dataIN = {$random, $random, $random, $random, $random};
16
17
            always #13 select = $random;
18
19
            initial begin
21
22
```

We also designed a simple testbench to test this MUX with random data, and got these results:

 ✓ MAX\_TB/NIL
 12
 4
 4
 4
 4
 4
 4
 4
 4
 4
 4
 4
 4
 4
 4
 4
 4
 4
 4
 4
 4
 4
 4
 4
 4
 4
 4
 4
 4
 4
 4
 4
 4
 4
 4
 4
 4
 4
 4
 4
 4
 4
 4
 4
 4
 4
 4
 4
 4
 4
 4
 4
 4
 4
 4
 4
 4
 4
 4
 4
 4
 4
 4
 4
 4
 4
 4
 4
 4
 4
 4
 4
 4
 4
 4
 4
 4
 4
 4
 4
 4
 4
 4
 4
 4
 4
 4
 4
 4
 4
 4
 4
 4
 4
 4
 4
 4
 4
 4
 4
 4
 4
 4
 4
 4
 4
 4
 4
 4
 4
 4
 4
 4
 4
 4
 4
 4

Figure 3. MUX Testbench Results

This waveform (the part between the two cursors) represents different things that could happen to the inputs, and the MUX's response to them, verifying the functionality of the MUX.

<sup>&</sup>lt;sup>10</sup> Multiplexer

#### Adder

Adder is also simple to implement. Here's the Verilog description:

Figure 4. Adder Verilog Description

```
module Adder #(parameter SIZE = 32) (A, B, S);

input [SIZE-1:0] A;
input [SIZE-1:0] B;
output [SIZE-1:0] S;

assign S = A + B;
endmodule
```

As for the testing, this waveform confirms its functionality:



Figure 5. Adder Testbench Results

#### **ALU**

ALU can be simply implemented using an always block. But, we need to have a clear operation table first. Here's the one we used:

| Table 13. ALU | Op-Code | <b>Table</b> |
|---------------|---------|--------------|
|---------------|---------|--------------|

| Op-Code <sup>11</sup> | Operation |  |
|-----------------------|-----------|--|
| 000                   | Add       |  |
| 001                   | Subtract  |  |
| 010                   | AND       |  |
| 011                   | OR        |  |
| 100                   | SLT       |  |
| 101                   | XOR       |  |

Now we can describe it in Verilog. Here's the description:

Figure 6. ALU Verilog Description

```
module ALU #(parameter WL = 32) (OpCode, operand1, operand2, result, ZERO);
26
27
28
                       ADD = 3'b000,
                       SUB = 3'b001,
29
30
                       AND = 3'b010,
31
                       OR = 3'b011,
                       SLT = 3'b100,
32
33
                       XOR = 3'b101;
34
35
           input [2:0] OpCode;
36
           input signed [WL-1:0] operand1, operand2;
37
           output signed [WL-1:0] result;
38
           output ZERO;
39
40
           reg signed [WL-1:0] result_temp;
           assign result = result_temp;
41
42
43
           always @(OpCode, operand1, operand2) begin
44
               result_temp = {(WL){1'b0}};
45
               case (OpCode)
46
                   ADD: begin result_temp = operand1 + operand2; end
                   SUB: begin result temp = operand1 - operand2; end
47
48
                   AND: begin result_temp = operand1 & operand2; end
                   OR: begin result_temp = operand1 | operand2; end
49
                   SLT: begin result_temp = (operand1 < operand2) ? {{(WL-1){1'b0}}, 1'b1} : {(WL){1'b0}}; end
50
                   XOR: begin result_temp = operand1 ^ operand2; end
51
                   default: result temp = operand1;
52
53
               endcase
54
55
56
           assign ZERO = &{result};
       endmodule
```

<sup>&</sup>lt;sup>11</sup> Operation Code

The inputs and output are defined as signed values, so that "slt" operation becomes possible. As for functionality confirmation, we used this testbench to test its response to different op-codes:

Figure 7. ALU Testbench

```
41
       module ALU_TB();
42
43
            parameter WL = 32;
44
            parameter
                        ADD = 3'b0000,
45
46
                         SUB = 3'b001,
                         AND = 3'b010,
47
                         OR = 3'b011,
48
49
                         SLT = 3'b100,
                         XOR = 3'b101;
50
51
52
            reg [2:0] OpCode;
53
            reg signed [WL-1:0] operand1, operand2;
54
            wire signed [WL-1:0] result;
55
            wire ZERO;
56
            ALU #(WL) UUT (OpCode, operand1, operand2, result, ZERO);
57
58
            always #20 {operand1, operand2} = {$random, $random};
59
            integer i;
60
61
            initial begin
62
                OpCode = ADD;
                {operand1, operand2} = {$random, $random};
63
64
                for (i = ADD ; i \le XOR ; i = i + 1) begin
                    OpCode = i;
65
66
                    #100;
                end
67
68
                #1
                operand1 = 32'd25;
69
70
                operand2 = -32'd25;
71
                OpCode = ADD;
                #20 $stop;
72
73
            end
74
75
       endmodule
```

The results are shown in the next page.

#### Figure 8. ALU Testbench Results



#### **Immediate Extension**

This part is nothing but wiring and multiplexing, and is done due to this table:

Table 14. Immediate Formatting

| immsrc | Type   | Size | Format                                                         |  |
|--------|--------|------|----------------------------------------------------------------|--|
| 000    | I-Type | 12   | {{20{Instr[31]}}, Instr[31:20]}                                |  |
| 001    | S-Type | 12   | {{20{Instr[31]}}, Instr[31:25], Instr[11:7]}                   |  |
| 010    | B-Type | 13   | {{20{Instr[31]}}}, Instr[7], Instr[30:25], Instr[11:8], 1'b0}  |  |
| 011    | J-Type | 21   | {{12{Instr[31]}}, Instr[19:12], Instr[20], Instr[30:21], 1'b0} |  |
| 100    | U-Type | 21   | {Instr[31:12], 12'b0}                                          |  |

Where "Instr" stands for instruction. The rest is just a matter of writing this in Verilog.

Figure 9. Immediate Extension Verilog

```
module ImmediateExtension (ImmSrc, Inst, Imm);
60
61
        S TYPE =
                              2'b001,
62
63
                     B TYPE =
                              2'b010,
64
                     J TYPE =
                              2'b011,
65
                     U_Type =
                              2'b100;
66
67
        input
              [2:0]
                     ImmSrc:
68
        input
              [31:0] Inst;
        output [31:0] Imm;
69
70
71
        reg [31:0] Imm_temp;
72
        assign Imm = Imm_temp;
73
74
        always @(ImmSrc, Inst) begin
75
            Imm temp = 32'b0;
76
            case (ImmSrc)
77
               I_TYPE: begin Imm_temp = {{20{Inst[31]}}, Inst[31:20]}; end
               78
               B_TYPE: begin Imm_temp = {{20{Inst[31]}}, Inst[7], Inst[30:25], Inst[11:8], 1'b0}; end
79
80
               U_Type: begin Imm_temp = {Inst[31:12], 12'b0}; end
81
               default: Imm_temp = 32'b0;
82
83
            endcase
84
85
86
     endmodule
```

With this, all combinational components are ready. The rest of the components are sequential. But due to their simplicity<sup>12</sup>, we did not use "Huffman Coding Style" to implement them.

<sup>&</sup>lt;sup>12</sup> All of them are simple storage units, making them easy to describe in a single always block.

### **PC** (Program counter)

PC is just a simple register. Here's how it's described in Verilog:

Figure 10. Program Counter Verilog Description

```
85
        module ProgramCounter #(parameter SIZE = 32) (parallelIN, clk,rst, parallelOUT);
86
87
88
            input [SIZE-1:0] parallelIN;
89
            input clk,rst;
            output [SIZE-1:0] parallelOUT;
 90
91
92
            reg [SIZE-1:0] Storage;
            assign parallelOUT = Storage;
93
 94
95
            always @(posedge rst, posedge clk) begin
96
                if(rst) Storage <= {(SIZE){1'b0}};</pre>
97
                      Storage <= parallelIN;
98
            end
99
100
        endmodule
```

The rest of the components are memory-type ones. For better test-automation, we decided to use some extra files to store some pre-determined data in them.

#### **Instruction Memory**

We decided to save the instructions inside a file and read the file upon simulation. Here's how it's done:

Figure 11. Instruction Memory Verilog Description

```
102
103
        module InstructionMemory (pc, instruction);
104
105
106
            input [31:0] pc;
107
            output [31:0] instruction;
108
109
            reg [7:0] instMem [$pow(2, 16)-1:0];
110
111
            wire [31:0] adr;
112
            assign adr = {pc[31:2], 2'b00};
113
            initial $readmemh("Ins Fin.mem", instMem);
114
115
116
            assign inst = {instMem[adr + 3], instMem[adr + 2], instMem[adr + 1], instMem[adr]};
117
        endmodule
118
```

Thankfully, Verilog has the "\$readmemh" function and we do not need to read the file line-by-line manually. The file must have ".mem" postfix, and each line of it must contain 2 hexadecimal digits.

#### **Data Memory**

This memory needs to be loaded as well, but it also needs initialization to get the data we aim to sort. Therefore, we decided to do the initialization upon the negative edge of the restart signal. Here's how the Verilog description looks like:

Figure 12. Data Memory Verilog

```
121
        module DataMemory (addressIN, dataIN, writeEN, clk,rst, dataOUT);
122
123
            input [31:0] addressIN;
            input [31:0] dataIN;
124
125
            input clk,rst, writeEN;
126
            output [31:0] dataOUT;
127
128
129
            reg [7:0] dataMem [$pow(2, 16)-1:0];
130
131
            wire [31:0] adr;
132
            assign adr = {addressIN[31:2], 2'b00};
133
134
            always @(negedge rst) begin
135
                $readmemh("Data.mem", dataMem);
136
            end
137
138
            initial $readmemh("Data.mem", dataMem);
139
140
            integer i;
141
            always @(posedge clk, posedge rst) begin
142
                if(rst) begin
143
                    for (i = 0 ; i < pow(2, 16); i = i + 1) dataMem[i] = 0;
144
                end
145
                else begin
146
                    if (writeEN)
147
                        {dataMem[adr + 3], dataMem[adr + 2], dataMem[adr + 1], dataMem[adr]} <= dataIN;
148
                end
149
            end
150
151
152
            assign dataOUT = {dataMem[adr + 3], dataMem[adr + 2], dataMem[adr + 1], dataMem[adr]};
153
154
        endmodule
```

#### **Register File**

This part is easy, since it is just a simple double-output single-input register array. Here's the Verilog code:

Figure 13. Register File

```
105
        module RegisterFile (rs1, rs2, rd, writeData, regwrite, clk,rst, data1, data2);
106
107
             input [4:0] rs1, rs2, rd;
108
             input [31:0] writeData;
109
             input regwrite;
110
             input clk,rst;
111
             output [31:0] data1, data2;
112
113
            reg [31:0][31:0] RegFile;
114
115
             always @(posedge clk, posedge rst) begin
116
                 if(rst) RegFile = 0;
117
                 else begin
118
                     if(regwrite & (rd != 5'b00000)) RegFile[rd] <= writeData;</pre>
119
120
            end
121
122
             assign data1 = RegFile[rs1];
123
             assign data2 = RegFile[rs2];
124
125
        endmodule
```

What is important here, is line 118. Writing in "ZERO" register is not allowed. It must always remain 0. The rest is just a matter of multiplexing.

With this, all the components are ready, allowing us to proceed to the next phase.

#### **Assembling Datapath**

With all the components ready at hand, we can assemble the datapath by instantiating the components and wiring them together. Here's how the Verilog code looks like:

Figure 14. Datapath Module Verilog Description

```
module Datapath(pcsrc, ImmSrc, regwrite, ALUsrc, OpCode, memwrite, resultsrc, clk,rst, ZERO, instruction);
181
             input regwrite, ALUsrc, memwrite;
182
183
             input [1:0] pcsrc, ImmSrc, resultsrc;
             input [2:0] OpCode;
             input clk,rst;
186
             output ZERO;
             output [31:0] instruction;
187
188
189
             wire [31:0] PCIN. PCOUT:
190
             ProgramCounter #(32) PC (.parallelIN(PCIN), .clk(clk),.rst(rst), .parallelOUT(PCOUT));
191
192
             InstructionMemory IMEM (.pc(PCOUT), .instruction(instruction));
193
194
             wire [31:0] data1, data2, writeData;
195
             RegisterFile regfile (.rs1(instruction[19:15]), .rs2(instruction[24:20]), .rd(instruction[11:7]),
196
                                      .writeData(writeData), .regwrite(regwrite), .clk(clk),.rst(rst), .data1(data1), .data2(data2));
197
198
199
             wire [31:0] immediate, ALU data2;
             MUX #(2, 32) ALU_input_MUX (.dataIN({data2, immediate}), .select(ALUsrc), .dataOUT(ALU_data2));
201
             wire [31:0] ALU_out;
202
             ALU #(32) (.OpCode(OpCode), .operand1(data1), .operand2(ALU_data2), .result(ALU_out), .ZERO(ZERO));
203
204
             wire [31:0] DataMemOut;
205
             DataMemory DMEM (.addressIN(ALU_out), .dataIN(data2), .writeEN(memwrite), .clk(clk),.rst(rst), .dataOUT(DataMemOut));
206
207
208
             ImmediateExtension imm ext (.ImmSrc(ImmSrc), .Inst(instruction), .Imm(immediate));
209
             wire [31:0] jump adr, NEXT PC;
210
             Adder #(32) (.A(immediate), .B(PCOUT), .S(jump_adr));
             Adder #(32) (.A(PCOUT), .B(32'd4), .S(NEXT_PC));
211
212
              \texttt{MUX} \ \# (\texttt{3}, \ \texttt{32}) \ \texttt{pc\_src\_mux} \ \ (.\texttt{dataIN(\{ALU\_out, jump\_adr, NEXT\_PC\})}, \ .\texttt{select(pcsrc)}, \ .\texttt{dataOUT(PCIN))}; 
213
214
             MUX #(4, 32) resultsrc mux (.dataIN({ALU_out, DataMemOut, NEXT_PC, immediate}), .select(resultsrc), .dataOUT(writeData));
216
```

Now we need to design the controller. Since we are using single-cycle approach, there is no need for a state machine. All we need is a combinational logic.

#### Controller

The controller is just a simple lookup table. The rest is just a matter of using "always" blocks and "assign" statements to model the lookup tables. The code was way too long to be included here (170 lines in total). Therefore, we only included snapshots of one of the always blocks, handling "resultsrc" and "regwrite".

Figure 15. Controller: Result Source Handling Always Block

```
always @(opc, f3, f7, ZERO) begin: Result_Source
126
                         resultsrc_temp = 2'b00;
                         regwrite_temp = 1'b0;
                         regulte_temp = 100;
if ((opc == ADD_FC) & (f3 == ADD_F3) & (f7 == ADD_F7)) begin resultsrc_temp = 2'b00; regwrite_temp = 1'b1; end
else if ((opc == SUB_OFC) & (f3 == SUB_F3) & (f7 == SUB_F7)) begin resultsrc_temp = 2'b00; regwrite_temp = 1'b1; end
else if ((opc == AND_OFC) & (f3 == AND_F3) & (f7 == AND_F7)) begin resultsrc_temp = 2'b00; regwrite_temp = 1'b1; end
128
129
                         else if ((opc == OR OPC) & (f3 == OR F3) & (f7 == OR F7)) begin resultsrc_temp = 2'b00; regwrite_temp = 1'b1; end else if ((opc == SLT_OPC) & (f3 == SLT_F3) & (f7 == SLT_F7)) begin resultsrc_temp = 2'b00; regwrite_temp = 1'b1; end else if ((opc == LW_OPC) & (f3 == LW_F3)) begin resultsrc_temp = 2'b01; regwrite_temp = 1'b1; end
131
133
134
                         else if ((opc == ADDI_OPC) & (f3 == ADDI_F3)) begin
                                                                                                                                     resultsrc_temp = 2'b00; regwrite_temp = 1'b1; end
                         else if ((opc == XORI_OPC) & (f3 == XORI_F3)) begin
135
                                                                                                                                     resultsrc_temp = 2'b00; regwrite_temp = 1'b1; end
                         else if ((opc == ORI_OPC) & (f3 == ORI_F3)) begin
else if ((opc == SLTI_OPC) & (f3 == SLTI_F3)) begin
else if ((opc == JALR_OPC) & (f3 == JALR_F3)) begin
136
137
                                                                                                                                     resultsrc_temp = 2'b00; regwrite_temp = 1'b1; end
                                                                                                                                    resultsrc_temp = 2'b00; regwrite_temp = 1'b1; end
138
                                                                                                                                    resultsrc_temp = 2'b10; regwrite_temp = 1'b1; end
139
                         // else if ((opc == SW_OPC) & (f3 == SW_F3)) begin
                                                                                                                                    resultsrc_temp = 2'b; regwrite_temp = 1'b1; end
140
                         else if ((opc == JAL_OPC)) begin
                                                                                                                                    resultsrc_temp = 2'b10; regwrite_temp = 1'b1; end
                         // else if ((opc == BEQ_OPC) & (f3 == BEQ_F3)) begin
// else if ((opc == BNE_OPC) & (f3 == BNE_F3)) begin
                                                                                                                                    resultsrc_temp = 2'b; regwrite_temp = 1'b1; end
resultsrc_temp = 2'b; regwrite_temp = 1'b1; end
141
142
                         else if ((opc == LUI_OPC)) begin
                                                                                                                                    resultsrc_temp = 2'b11; regwrite_temp = 1'b1; end
```

Now we can generate the top module and test it.

## **Top Module**

Here's how the top module looks like:

Figure 16. Top Module Verilog Description

```
module RISC_V (clk, rst);

input clk,rst;

wire regwrite, ALUsrc, memwrite;
wire [1:0] pcsrc, resultsrc;
wire [2:0] OpCode, ImmSrc;
wire clk,rst;
wire zERO;
wire zERO;
Datapath DPTH (pcsrc, ImmSrc, regwrite, ALUsrc, OpCode, memwrite, resultsrc, clk,rst, ZERO, instruction);
Controller CNT (instruction, ZERO, pcsrc, ImmSrc, regwrite, ALUsrc, OpCode, memwrite, resultsrc, resultsrc);

endmodule

module RISC_V (clk, rst);

input clk,rst;

wire zewrite, ALUsrc, OpCode, memwrite, resultsrc, clk,rst, ZERO, instruction);
controller CNT (instruction, ZERO, pcsrc, ImmSrc, regwrite, ALUsrc, OpCode, memwrite, resultsrc);

endmodule
```

The only inputs of the top module are clock and reset signals. Since control unit is implemented in a purely combinational manner, it does not need clock or reset signals.

With the top module ready at hand, we could proceed to the testing phase.

## **Testing Phase**

#### **Writing Assembly Code**

We were asked to test the processor we implemented with a piece of code that searches an array of 10 integers for its minimum value. Here's how its done in C programming language:

Figure 17. Minimum Finder Code in C language

Since we are to implement this in assembly language afterwards, we could change a thing or two to make the conversion easier. Here's the new code, written in a format between assembly and C:

Figure 18. Assembly-Friendly Minimum Finder Code

Now this can be easily turned into assembly code. We assumed that the array's first element is located at mem[0x5b0], since that is what we did for this course's second homework to make it compatible with the introduced website. Also, we chose our registers according to the table at the next page.

| Register | Purpose                         | Register Number $(X_i)$ |
|----------|---------------------------------|-------------------------|
| $S_2$    | Reading data from memory (temp) | $X_{18}$                |
| $S_1$    | Saving i                        | $X_9$                   |
| $S_0$    | Saving minimum                  | $X_8$                   |
| $t_1$    | Saving SLT comparisons' results | $X_6$                   |

Now we can easily write the assembly code for this.

Figure 19. Assembly Code for Minimum Finder

```
lw
               s0, 0x5b0 (zero)
                                       # minElement = mem[0x5b0] (initialize with the first element)
                                      # i = 0
           add s1, zero, zero
      Loop:
          addi s1, s1, 4
 4
                                      # i += 4
          slti t1, s1, 40
                                     # check if 10 elements are traversed (40 = 4 * 10)
          beq t1, zero, EndLoop
                                     # if 10 elements are traversed, jump to EndLoop
          lw s2, 0x5b0(s1)
                                     # element = mem(i)
 8
           slt t1, s2, s0
                                     # check if element is smaller than minElement
9
                                     # if element is not smaller than minElement, jump to Loop
          beq t1, zero, Loop
10
          add s0, s2, zero
                                      # minElement = element
11
12
          jal zero, Loop
                                            # jump to Loop
13
      EndLoop:
14
                                      # mem[2000] = minElement
         sw s0, 0x5ac(zero)
       TRAP:
15
          jal zero, TRAP
16
```

All there is left to do is generate machine code from this and fill data and instruction memories.

#### **Generating RISC-V Machine Code**

Figure 20. Assembly and Machine Code

```
//0x5b002403
             s0, 0x5b0(zero)
 2
                                    //0x000004b3
        add
             s1, zero, zero
 3
    Loop:
 4
        addi s1, s1, 4
                                     //0x00448493
 5
        slti t1, s1, 40
                                    //0x0284a313
       beg t1, zero, EndLoop
 6
                                    //0x00030c63
 7
       lw s2, 0x5b0(s1)
                                   //0x5b04a903
        slt t1, s2, s0
 8
                                    //0x00892333
 9
       beg t1, zero, Loop
                                    //0xfe0306e3
       add s0, s2, zero
10
                                    //0x00090433
11
12
                                    //0xfe5ff06f
        jal zero, Loop
13
    EndLoop:
       sw s0, 0x5ac(zero)
14
                                    //0x5a802623
15
    TRAP:
16
                                     //0x0000006f
       jal zero TRAP
```

The assembly codes are translated to RISC-V machine language in Hex (the related hex instruction of each line of the assembly code is shown in Figure 21).

To be written in the instruction memory, each hex instruction is first separated into four 2-digit hex numbers, and then written upside down (the 2 least significant hex digits first) in the instruction memory.

for example, the hex instruction 0x5ba40903 is written in the memory like this:

03

09

**A**4

5b

This reversing is needed for the instructions to be properly read from the memory (2 most significant hex digits first).

We also did this reversing for data to be stored in the data memory. The data we used is this array:

33, 114, 51, 62, -145, -127, 61, 84, 41, 15

#### **Testbench and Results**

We used this testbench to test the code:

Figure 22. Top Module Testbench

```
115
        module RISC_V_TB();
116
117
            reg clk,rst;
118
119
            RISC V UUT (clk, rst);
120
121
            initial begin clk = 1; rst = 1; #25 rst = 1'b0; end
            always #5 clk = ~clk;
122
             initial begin #1000 $stop; end
123
124
125
        endmodule
```

And the memory was updated like this:

Figure 23. Testbench Results



This confirms the minimum finding functionality.